# zilog

Z16C30

### CMOS USC Universal Serial Controller

#### **Product Specification**

DS007905-0319

PRELIMINARY

Copyright ©2019 by Zilog<sup>®</sup>, Inc. All rights reserved. www.zilog.com

# **z**ilog<sup>°</sup>

### Warning: DO NOT USE IN LIFE SUPPORT

#### LIFE SUPPORT POLICY

ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION.

#### As used herein

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

#### **Document Disclaimer**

©2019 by Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering.

Z8, Z8 Encore!, Z8 Encore! XP, Z8 Encore! MC, Crimzon, eZ80, and ZNEO are trademarks or registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners.

zilog iii

### **Revision History**

Each instance in Revision History reflects a change to this document from its previous revision. For more details, refer to the corresponding pages and appropriate links in the table below.

| Date      | <b>Revision Level</b> | Description                                                                                                      | Page No |
|-----------|-----------------------|------------------------------------------------------------------------------------------------------------------|---------|
| Mar 2019  | 05                    | Corrected the typo in Output 1 option<br>for D2, D3 and D6, D7 in Figure 51 -<br>Hardware Configuration Register | 69      |
| Jan 2019  | 04                    | Replaced Figure 78                                                                                               | 96      |
| Jan 2018  | 03                    | Updated part numbers to reflect RoHS version, LQFP package; added extended temp part numbers.                    | Various |
| July 2008 | 02                    | Updated as per latest template and style guide.                                                                  | All     |
| Jan 2000  | 01                    | Original issue                                                                                                   |         |



| Architectural Overview 1         |
|----------------------------------|
| Features                         |
| General Description              |
| Pin Description 4                |
| Pin Functions                    |
| Electrical Characteristics 10    |
| Standard Test Conditions 10      |
| Capacitance                      |
| Miscellaneous                    |
| Temperature Ratings 11           |
| DC Characteristics 12            |
| AC Characteristics               |
| USC Timing                       |
| AC Characteristics               |
| Architecture                     |
| Data Path                        |
| Functional Description 41        |
| Data Communications Capabilities |
| Data Encoding                    |
| Character Counters               |
| Baud Rate Generators             |
| Digital Phase-Locked Loop 45     |
| Counters                         |
| Clock Multiplexer 46             |
| Test Modes                       |
| I/O Interface Capabilities       |
| Polling                          |
| Interrupt                        |
| Block Transfer Mode 47           |
| Programming                      |
| Control Registers                |
| Packaging 95                     |
| Ordering Information 97          |
| Codes                            |
| Customer Support 98              |

### **z**ilog<sup>°</sup>

### **Architectural Overview**

#### Features

The key features of Zilog's Z16C30 device include:

- Two Independent 0-to-10 Mbps Full-Duplex Channels, each with Two Baud Rate Generators and One digital phase-locked loop (DPLL) for Clock Recovery
- 32-byte Data FIFO's for each Receiver and Transmitter
- 110 ns Bus Cycle Time, 16-bit Data Bus Bandwidth
- Multi-Protocol Operation under Program Control with Independent Mode Selection for Receiver and Transmitter
- Async Mode with 1 to 8 Bits/Character, 1/16 to 2 Stop Bits/Character in 1/16-bit Increments, Programmable Clock Factor, Break Detect and Generation, Odd, Even, Mark, Space or no Parity and Framing Error Detection, Supports One Address/Data Bit and MIL STD 1553B Protocols
- Byte Oriented Synchronous Mode with One to Eight Bits/Character, Programmable Idle Line Condition, Optional Receive Sync Stripping; Optional Preamble Transmission, 16or 32-bit CRC, and Transmit-to-Receive Slaving (for X.21)
- Bisync Mode with 2- to 16-bit Programmable Sync Character, Programmable Idle Line Condition, Optional Receive Sync Stripping, Optional Preamble Transmission, 16- or 32-bit CRC
- Transparent Bisync Mode with EBCDIC or ASCII Character Code, Automatic CRC Handling, Programmable Idle Line Condition, Optional Preamble Transmission, Automatic Recognition of DLE, SYN, SOH, ITX, ETX, ETB, EOT, ENQ, and ITB
- External Character Sync Mode for Receive
- HDLC/SDLC Mode with Eight-Bit Address Compare, Extended Address Field Option, 16- or 32-bit CRC, Programmable Idle Line Condition, Optional Preamble Transmission and Loop Mode
- DMA Interface with Separate Request and Acknowledge for Each Receiver and Transmitter
- Channel Load Command for DMA Controlled Initialization
- Flexible Bus Interface for Direct Connection to Most Microprocessors, User Programmable for 8 or 16 Bits Wide, Directly Supports 680X0 Family or 8X86 Family Bus Interfaces
- Low Power CMOS
- 68-Pin PLCC/100-Pin LQFP Packages

### **z**ilog<sup>®</sup>

#### **General Description**

Zilog's Z16C30 USC Universal Serial Controller is a dual-channel multi-protocol data communications peripheral designed for use with any conventional multiplexed or nonmultiplexed bus. The USC functions as a serial-to-parallel, parallel-to-serial converter/ controller and may be software configured to satisfy a wide variety of serial communications applications. The device contains a variety of new, sophisticated internal functions including two baud rate generators per channel, one digital phase-locked loop (DPLL) per channel, character counters for both receive and transmit in each channel and 32-byte data FIFO's for each receiver and transmitter (Figure 1 on page 3).

Zilog now offers a high speed version of the USC with improved bus bandwidth. CPU bus accesses have been shortened from 160 ns per access to 110 ns per access. The USC has a transmit and receive clock range of up to 10 MHz (20 MHz when using the DPLL, BRG, or CTR) and data transfer rates as high as 10 Mbits/sec full duplex.

The USC handles asynchronous formats, synchronous byte-oriented formats such as BISYNC, and synchronous bit-oriented formats such as HDLC. This device supports virtually any serial data transfer application.

The device can generate and check CRC in any synchronous mode and can be programmed to check data integrity in various modes. The USC also has facilities for modem controls in both channels. In applications where these controls are not needed, the modem controls may be used for general-purpose I/O (GPIO). The same is true for most of the other pins in each channel.

Interrupts are supported with a daisy-chain hierarchy, with the two channels having completely separate interrupt structures.

High-speed data transfers through DMA are supported by a Request/Acknowledge signal pair for each receiver and transmitter. The device supports automatic status transfer through DMA and also allows device initialization under DMA control.

When written to, all reserved bits must be programmed to 0.

To aid in efficiently programming the USC, support tools are available. The Technical Manual describes in detail all features presented in this Product Specification and gives programming sequence hints. The Programmer's Assistant is a MS-DOS disk-based programming initialization tool to be used in conjunction with the Technical Manual. There are also available assorted application notes and development boards to assist in the hard-ware/software development.

All Signals with an overline, are active Low. For example:  $\overline{B/W}$ , in which WORD is active Low, and  $\overline{B}/W$ , in which BYTE is active Low.

Power connections follow these conventional descriptions:

Note:

## Zilog <sub>3</sub>

|  | Table 1. | Power connection conventions |
|--|----------|------------------------------|
|--|----------|------------------------------|

| Connection | Circuit         | Device          |
|------------|-----------------|-----------------|
| Power      | V <sub>CC</sub> | V <sub>DD</sub> |
| Ground     | GND             | V <sub>SS</sub> |





zilog 4

### **Pin Description**



Figure 2. Z16C30 Pin Functions



zilog

5



Figure 3. Z16C30 68-Pin PLCC Pin Assignments

**z**ilog<sup>°</sup>



Figure 4. 100-Pin LQFP Pin Assignments

The Z16C30 contains 13 pins per channel for channel I/O, 16 pins for address and data, 12 pins for CPU handshake, and 14 pins for power and ground.

Three separate bus interface types are available for the device. The Bus Configuration Register (BCR) and external connections to the AD bus control selection of the bus type. A 16-bit bus is selected by setting BCR bit 2 to a 1. The 8-bit bus is selected by setting BCR bit 2 to 0 and tying AD15–AD8 to  $V_{SS}$ .

zilog

The 8-bit bus with separate address is selected by setting BCR bit 2 to 0 and, during the BCR write, forcing AD15 to a 1 and forcing AD14–AD8 to 0.

The multiplexed bus is selected for the USC if there is an Address Strobe prior to or during the transaction which writes the BCR. If no Address Strobe is present prior to or during the transaction which writes the BCR, a nonmultiplexed bus is selected (see Figure 29 on page 49).

#### **Pin Functions**

**RESET Reset (input, active Low)**—This signal resets the device to a known state. The first write to the USC after a reset accesses the BCR to select additional bus options for the device.

AS Address Strobe (input, active Low)—This signal is used in the multiplexed bus modes to latch the address on the AD lines. The  $\overline{AS}$  signal is not used in the nonmultiplexed bus modes and should be tied to  $V_{DD}$ .

**DS Data Strobe (input, active Low)**—This signal strobes data out of the device during a read and may strobe an interrupt vector out of the device during an interrupt acknowledge cycle.  $\overline{\text{DS}}$  also strobes data into the device on the state of  $R/\overline{W}$ .

**RD Read Strobe (input, active Low)**—This signal strobes data out of the device during a read and may strobe an interrupt vector out of the device during an interrupt acknowledge cycle.

**WR Write Strobe (input, active Low)**—This signal strobes data into the device during a write.

**R/W Read/Write (input)**—This signal determines the direction of data transfer for a read or write cycle in conjunction with  $\overline{\text{DS}}$ .

**CS Chip Select (input, active Low)**—This signal selects the device for access and must be asserted for read and write cycles, but is ignored during interrupt acknowledge and flyby DMA transfers. In the case of a multiplexed bus interface,  $\overline{CS}$  is latched by the rising edge of  $\overline{AS}$ .

**A/B Channel A/Channel B Select (input)**—This signal selects between the two channels in the device. High selects channel A and Low selects channel B. This signal is sampled and the result is latched during the BCR (Bus Configuration Register) write. It programs the sense of the WAIT/RDY signal appropriate for different bus interfaces.

**D/C Data/Control Select (input)**—This signal, when High, provides for direct access to the RDR and TDR. In the case of a multiplexed bus interface,  $D/\overline{C}$  High overrides the address provided to the device.

**SITACK Status Interrupt Acknowledge (input, active Low)**—This signal is a status signal that indicates that an interrupt acknowledge cycle is in progress. The device is capable of returning an interrupt vector that may be encoded with the type of interrupt pending during this acknowledge cycle. This signal is compatible with 680X0 family microprocessors.

**z**ilog<sup>®</sup>

**PITACK Pulsed Interrupt Acknowledge (input, active Low)**—This signal is a strobe signal that indicates that an interrupt acknowledge cycle is in progress. The device is capable of returning an interrupt vector that may be encoded with the type of interrupt pending during this acknowledge cycle. PITACK may be programmed to accept a single pulse or double pulse acknowledge type. This programming is done in the BCR. With the double pulse type selected, the first PITACK is recognized but no action takes place. The interrupt vector is returned on the second pulse if the no vector option is not selected. The double pulse type is compatible with 8X86 family microprocessors.

**WAIT/RDY Wait/Data Ready (output, active Low)**—This signal serves to indicate when the data is available during a read cycle, when the device is ready to receive data during a write cycle, and when a valid vector is available during an interrupt acknowledge cycle. It may be programmed to function either as a Wait signal or a Ready signal using the state of the A/B pin during the BCR write. When A/B is High during the BCR write, this signal functions as a wait output and thus supports the READY function of 8X86 family microprocessors. When A/B is Low during the BCR write, this signal functions as a ready output and thus supports the DTACK function of 680X0 family microprocessors.

**AD15–AD0** Address/Data Bus (bidirectional, active High, tri-state)—The AD signals carry addresses to, and data to and from, the device. When the 16-bit nonmultiplexed bus is selected, AD15–AD0 carry data to and from the device. Addresses are provided using a pointer within the device that is loaded with the desired register address. When selecting the 8-bit nonmultiplexed bus (without separate address) only AD7–AD0 are used to transfer data. The pointer is used for addressing, with AD15–AD8 unused. When selecting the 8-bit nonmultiplexed bus (with separate address), AD7–AD0 are used to transfer data with AD15–AD8 used as address bus. When the 16-bit multiplexed bus is selected, addresses are latched from AD7–AD0 and data transfers are sixteen bits wide. When selecting the 8-bit multiplexed bus (without separate address) only AD7–AD0 are used to transfer addresses and data, with AD15–AD8 unused. When the 8-bit multiplexed bus with separate address is selected, only AD7–AD0 are used to transfer ata used as an address bus.

**INTA, INTB Interrupt Request (outputs, active Low)**—These signals indicate that the channel has an interrupt condition pending and is requesting service. These outputs are NOT open-drain.

**IEIA**, **IEIB Interrupt Enable In (inputs, active High)**—The IEI signal for each channel is used with the accompanying IEO signal to form an interrupt daisy chain. An active IEI indicates that no device having higher priority is requesting or servicing an interrupt.

**IEOA, IEOB Interrupt Enable Out (outputs, active High)**—The IEO signal for each channel is used with the accompanying IEI signal to form an interrupt daisy chain. IEO is Low if IEI is Low, an interrupt is under service in the channel, or an interrupt is pending during an interrupt acknowledge cycle.

**TxACKA**, **TxACKB Transmit Acknowledge** (inputs or outputs, active Low)—The primary function of these signals is to perform fly-by DMA transfers to the transmit FIFOs. They may also be used as bit inputs or outputs.

### **z**ilog<sup>°</sup>

**RxACKA**, **RxACKB** Receive Acknowledge (inputs or outputs, active Low)—The primary function of these signals is to perform fly-by DMA transfers from the receive FIFOs. They may also be used as bit inputs or outputs.

**TxDA, TxDB Transmit Data (outputs, active High, tri-state)**—These signals carry the serial transmit data for each channel.

**RxDA**, **RxDB Receive Data (inputs, active High)**—These signals carry the serial receive data for each channel.

**TxCA, TxCB Transmit Clock (inputs or outputs, active Low)**—These signals are used as clock inputs for any of the functional blocks within the device. They may also be used as outputs for various transmitter signals or internal clock signals.

**RxCA**, **RxCB Receive Clock (inputs or outputs, active Low)**—These signals are used as clock inputs for any of the functional blocks within the device. They may also be used as outputs for various receiver signals or internal clock signals.

**TxREQA, TxREQB Transmit Request (inputs or outputs, active Low)**—The primary function of these signals is to request DMA transfers to the transmit FIFOs. They may also be used as simple inputs or outputs.

**RxREQA**, **RxREQB** Receive Request (inputs or outputs, active Low)—The primary function of these signals is to request DMA transfers from the receive FIFOs. They may also be used as simple inputs or outputs.

**CTSA, CTSB Clear To Send (inputs or outputs, active Low)**—These signals are used as enables for the respective transmitters. They may also be programmed to generate interrupts on either transition or used as simple inputs or outputs.

**DCDA, DCDB Data Carrier Detect (inputs or outputs, active Low)**—These signals are used as enables for the respective receivers. They may also be programmed to generate interrupts on either transition or used as simple inputs or outputs.

### zilog <sub>10</sub>

### **Electrical Characteristics**

| Symbol           | Description                                       | Min                | Max   | Units |
|------------------|---------------------------------------------------|--------------------|-------|-------|
| V <sub>CC</sub>  | Supply Voltage (*)                                | -0.3               | +7.0  | V     |
| T <sub>STG</sub> | Storage Temp.                                     | –65°               | +150° | С     |
| T <sub>A</sub>   | Oper Ambient<br>Temp                              |                    | †     | С     |
|                  | Power Dissipation                                 |                    | 2.2   | W     |
| *Voltage o       | n all pins with respect t<br>ering Information on | o GND.<br>page 97. |       |       |

#### Table 2. Absolute Maximum Ratings

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Standard Test Conditions**

The DC Characteristics and Capacitance section below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin (Figure 5 on page 11). Standard conditions are as follows:

- $+4.5 \text{ V} < \text{V}_{\text{CC}} < +5.5 \text{ V}$
- GND = 0 V
- T<sub>A</sub> as specified in Ordering Information on page 97





Figure 5. Test Load Diagram

#### Capacitance

#### Table 3. Capacitance

| Symbol           | Parameter                           | Min | Мах | Unit | Condition           |
|------------------|-------------------------------------|-----|-----|------|---------------------|
| C <sub>IN</sub>  | Input Capacitance                   |     | 10  | pF   | Unmeasured Pins     |
| C <sub>OUT</sub> | Output Capacitance                  |     | 15  | pF   | Returned to Ground. |
| CI/O             | Bidirectional Capacitance           |     | 20  | pF   |                     |
| Note: f = 1 MH   | Iz over specified temperature range |     |     |      |                     |

#### **Miscellaneous**

Transistor Count: 174,000

#### **Temperature Ratings**

Standard = 0 °C to  $\pm$ 70 °C Extended = -40 °C to +105 °C

### Zilog <sub>12</sub>

#### **DC Characteristics**

| Symbol                  | Parameter                         | Min                  | Тур         | Max                  | Unit        | Condition                                                            |
|-------------------------|-----------------------------------|----------------------|-------------|----------------------|-------------|----------------------------------------------------------------------|
| V <sub>IH</sub>         | Input High Voltage                | 2.2                  |             | V <sub>CC</sub> +0.3 | V           |                                                                      |
| V <sub>IL</sub>         | Input Low Voltage                 | -0.3                 |             | 0.8                  | V           |                                                                      |
| V <sub>OH1</sub>        | Output High<br>Voltage            | 2.4                  |             |                      | V           | I <sub>OH</sub> = -1.6 mA                                            |
| V <sub>OH2</sub>        | Output High<br>Voltage            | V <sub>CC</sub> -0.8 |             |                      | V           | I <sub>OH</sub> = –250 μA                                            |
| V <sub>OL</sub>         | Output Low<br>Voltage             |                      |             | 0.4                  | V           | I <sub>OL</sub> = +2.0 mA                                            |
| IIL                     | Input Leakage                     |                      |             | ±10.00               | μA          | 0.4 < V <sub>IN</sub> < +2.4 V                                       |
| I <sub>OL</sub>         | Output Leakage                    |                      |             | ±10.00               | μA          | 0.4 < V <sub>OUT</sub> < +2.4 V                                      |
| I <sub>CCI</sub>        | V <sub>CC</sub> Supply<br>Current |                      | 7           | 50                   | mA          | V <sub>CC</sub> = 5 V V <sub>IH</sub> = 4.8 V V <sub>IL</sub> = 0.2V |
| Note: V <sub>CC</sub> = | 5 V ±10% unless other             | wise specifi         | ed, over sp | ecified temp         | erature ran | ge.                                                                  |

#### Table 4. Z16C30 DC Characteristics

#### **AC Characteristics**

| Table 5. | Z16C30 | AC ( | Characteristics |
|----------|--------|------|-----------------|
|----------|--------|------|-----------------|

| No | Symbol    | Parameter                          | Min | Max | Units | Note |
|----|-----------|------------------------------------|-----|-----|-------|------|
| 1  | Тсус      | Bus Cycle Time                     | 110 |     | ns    |      |
| 2  | TwASI     | AS Low Width                       | 30  |     | ns    |      |
| 3  | TwASh     | AS High Width                      | 60  |     | ns    |      |
| 4  | TwDSI     | DS Low Width                       | 60  |     | ns    |      |
| 5  | TwDSh     | DS High Width                      | 50  |     | ns    |      |
| 6  | TdAS(DS)  | AS Rise to DS Fall Delay<br>Time   | 5   |     | ns    |      |
| 7  | TdDS(AS)  | DS Rise to AS Fall Delay<br>Time   | 5   |     | ns    |      |
| 8  | TdDS(DRa) | DS Fall to Data Active Delay       | 0   |     | ns    |      |
| 9  | TdDS(DRv) | DS Fall to Data Valid Delay        |     | 60  | ns    |      |
| 10 | TdDS(DRn) | DS Rise to Data Not Valid<br>Delay | 0   |     | ns    |      |
| 11 | TdDS(DRz) | DS Rise to Data Float Delay        |     | 20  | ns    |      |

# Zilog <sub>13</sub>

| No | Symbol     | Parameter                                                       | Min | Мах | Units | Note |
|----|------------|-----------------------------------------------------------------|-----|-----|-------|------|
| 12 | TsCS(AS)   | CS to AS Rise Setup Time                                        | 15  |     | ns    |      |
| 13 | ThCS(AS)   | $\overline{\text{CS}}$ to $\overline{\text{AS}}$ Rise Hold Time | 5   |     | ns    |      |
| 14 | TsADD(AS)  | Direct Address to $\overline{AS}$ Rise Setup Time               | 15  |     | ns    | 1    |
| 15 | ThADD(AS)  | Direct Address to AS Rise<br>Hold Time                          | 5   |     | ns    | 1    |
| 16 | TsSIA(AS)  | SITACK to AS Rise Setup<br>Time                                 | 15  |     | ns    |      |
| 17 | ThSIA(AS)  | SITACK to AS Rise Hold<br>Time                                  | 5   |     | ns    |      |
| 18 | TsAD(AS)   | Address to AS Rise Setup<br>Time                                | 15  |     | ns    |      |
| 19 | ThAD(AS)   | Address to $\overline{AS}$ Rise Hold Time                       | 5   |     | ns    |      |
| 20 | TsRW(DS)   | R/W to DS Fall Setup Time                                       | 0   |     | ns    |      |
| 21 | ThRW(DS)   | $R/W$ to $\overline{DS}$ Fall Hold Time                         | 25  |     | ns    |      |
| 22 | TsDSf(RRQ) | DS Fall to RxREQ Inactive<br>Delay                              |     | 60  | ns    | 4    |
| 23 | TdDSr(RRQ) | DS Rise to RxREQ Active Delay                                   | 0   |     | ns    |      |
| 24 | TsDW(DS)   | Write Data to $\overline{\text{DS}}$ Rise Setup Time            | 30  |     | ns    |      |
| 25 | ThDW(DS)   | Write Data to $\overline{DS}$ Rise Hold Time                    | 0   |     | ns    |      |
| 26 | TdDSf(TRQ) | DS Fall to TxREQ Inactive<br>Delay                              |     | 65  | ns    | 5,6  |
| 27 | TdDSr(TRQ) | DS Rise to TxREQ Active Delay                                   | 0   |     | ns    |      |
| 28 | TwRDI      | RD Low Width                                                    | 60  |     | ns    |      |
| 29 | TwRDh      | RD High Width                                                   | 50  |     | ns    |      |
| 30 | TdAS(RD)   | AS Rise to RD Fall Delay<br>Time                                | 5   |     | ns    |      |
| 31 | TdRD(AS)   | RD Rise to AS Fall Delay Time                                   | 5   |     | ns    |      |
| 32 | TdRD(DRa)  | RD Fall to Data Active Delay                                    | 0   |     | ns    |      |
| 33 | TdRD(DRv)  | RD Fall to Data Valid Delay                                     |     | 60  | ns    |      |
| 34 | TdRD(DRn)  | RD Rise to Data Not Valid Delay                                 | 0   |     | ns    |      |

# zilog <sub>14</sub>

| No | Symbol     | Parameter                                                       | Min | Мах | Units | Note |
|----|------------|-----------------------------------------------------------------|-----|-----|-------|------|
| 35 | TdRD(DRz)  | RD Rise to Data Float Delay                                     |     | 20  | ns    |      |
| 36 | TdRDf(RRQ) | RD Fall to RxREQ Inactive Delay                                 |     | 60  | ns    | 4    |
| 37 | TdRDr(RRQ) | RD Rise to RxREQ Active Delay                                   | 0   |     | ns    |      |
| 38 | TwWRI      | WR Low Width                                                    | 60  |     | ns    |      |
| 39 | TwWRh      | WR High Width                                                   | 50  |     | ns    |      |
| 40 | TdAS(WR)   | AS Rise to WR Fall Delay                                        | 5   |     | ns    |      |
| 41 | TdWR(AS)   | WR Rise to AS Fall Delay<br>Time                                | 5   |     | ns    |      |
| 42 | TsDW(WR)   | Write Data to WR Rise Setup<br>Time                             | 30  |     | ns    |      |
| 43 | ThDW(WR)   | Write Data to WR Rise Hold<br>Time                              | 0   |     | ns    |      |
| 44 | TdWRf(TRQ) | WR Fall to TxREQ Inactive Delay                                 |     | 65  | ns    | 5    |
| 45 | TdWRr(TRQ) | WR Rise to TxREQ Active Delay                                   | 0   |     | ns    |      |
| 46 | TsCS(DS)   | CS to DS Fall Setup Time                                        | 0   |     | ns    | 2    |
| 47 | ThCS(DS)   | $\overline{\text{CS}}$ to $\overline{\text{DS}}$ Fall Hold Time | 25  |     | ns    | 2    |
| 48 | TsADD(DS)  | Direct Address to DS Fall<br>Setup Time                         | 5   |     | ns    | 1,2  |
| 49 | ThADD(DS)  | Direct Address to DS Fall<br>Hold Time                          | 25  |     | ns    | 1,2  |
| 50 | TsSIA(DS)  | SITACK to DS Fall Setup<br>Time                                 | 5   |     | ns    | 2    |
| 51 | ThSIA(DS)  | SITACK to DS Fall Hold Time                                     | 25  |     | ns    | 2    |
| 52 | TsCS(RD)   | CS to RD Fall Setup Time                                        | 0   |     | ns    | 2    |
| 53 | ThCS(RD)   | CS to RD Fall Hold Time                                         | 25  |     | ns    | 2    |
| 54 | TsADD(RD)  | Direct Address to RD Fall<br>Setup Time                         | 5   |     | ns    | 1,2  |
| 55 | ThADD(RD)  | Direct Address to RD Fall<br>Hold Time                          | 25  |     | ns    | 1,2  |
| 56 | TsSIA(RD)  | SITACK to RD Fall Setup<br>Time                                 | 5   |     | ns    | 2    |
| 57 | ThSIA(RD)  | SITACK to RD Fall Hold Time                                     | 25  |     | ns    | 2    |
| 58 | TsCS(WR)   | CS to WR Fall Setup Time                                        | 0   |     | ns    | 2    |

# zilog<sup>°</sup> <sub>15</sub>

| No | Symbol      | Parameter                               | Min | Мах | Units | Note |
|----|-------------|-----------------------------------------|-----|-----|-------|------|
| 59 | ThCS(WR)    | CS to WR Fall Hold Time                 | 25  |     | ns    | 2    |
| 60 | TsADD(WR)   | Direct Address to WR Fall<br>Setup Time | 5   |     | ns    | 1,2  |
| 61 | ThADD(WR)   | Direct Address to WR Fall<br>Hold Time  | 25  |     | ns    | 1,2  |
| 62 | TsSIA(WR)   | SITACK to WR Fall Setup<br>Time         | 5   |     | ns    | 2    |
| 63 | ThSIA(WR)   | SITACK to WR Fall Hold<br>Time          | 25  |     | ns    | 2    |
| 64 | TwRAKI      | RxACK Low Width                         | 60  |     | ns    |      |
| 65 | TwRAKh      | RxACK High Width                        | 50  |     | ns    |      |
| 66 | TdRAK(DRa)  | RxACK Fall to Data Active<br>Delay      | 0   |     | ns    |      |
| 67 | TdRAK(DRv)  | RxACK Fall to Data Valid<br>Delay       |     | 60  | ns    |      |
| 68 | TdRAK(DRn)  | RxACK Rise to Data Not<br>Valid Delay   | 0   |     | ns    |      |
| 69 | TdRAK(DRz)  | RxACK Rise to Data Float<br>Delay       |     | 20  | ns    |      |
| 70 | TdRAKf(RRQ) | RxACK Fall to RxREQ                     |     | 60  | ns    | 4    |
| 71 | TdRAKr(RRQ) | RxACK Rise to RxREQ<br>Active Delay     | 0   |     | ns    |      |
| 72 | TwTAKI      | TxACK Low Width                         | 60  |     | ns    |      |
| 73 | TwTAKh      | TxACK High Width                        | 50  |     | ns    |      |
| 74 | TsDW(TAK)   | Write Data to TxACK Rise<br>Setup Time  | 30  |     | ns    |      |
| 75 | ThDW(TAK)   | Write Data to TxACK Rise<br>Hold Time   | 0   |     | ns    |      |
| 76 | TdTAKf(TRQ) | TxACK Fall to TxREQ<br>Inactive Delay   |     | 65  | ns    | 5    |
| 77 | TdTAKr(TRQ) | TxACK Rise to TxREQ Active<br>Delay     | 0   |     | ns    |      |
| 78 | TdDSf(RDY)  | DS Fall (INTACK) to RDY Fall Delay      |     | 200 | ns    |      |
| 79 | TdRDY(DRv)  | RDY Fall to Data Valid Delay            |     | 40  | ns    |      |
| 80 | TdDSr(RDY)  | DS Rise to RDY Rise Delay               |     | 40  | ns    |      |

# zilog <sub>16</sub>

| No  | Symbol     | Parameter                                 | Min | Мах | Units | Note |
|-----|------------|-------------------------------------------|-----|-----|-------|------|
| 81  | TsIEI(DSI) | IEI to DS Fall (INTACK)<br>Setup Time     | 10  |     | ns    |      |
| 82  | ThIEI(DSI) | IEI to DS Rise (INTACK) Hold<br>Time      | 0   |     | ns    |      |
| 83  | TdIEI(IEO) | IEI to IEO Delay                          |     | 30  | ns    |      |
| 84  | TdAS(IEO)  | AS Rise (Intack) to IEO Delay             | ,   | 60  | ns    |      |
| 85  | TdDSI(INT) | DS Fall (INTACK) to INT<br>Inactive Delay |     | 200 | ns    | 7    |
| 87  | TdDSI(Wr)  | DS Fall (INTACK) to WAIT<br>Rise Delay    |     | 200 | ns    |      |
| 88  | TdW(DRv)   | WAIT Rise to Data Valid<br>Delay          |     | 40  | ns    |      |
| 89  | TdRDf(RDY) | RD Fall (INTACK) to RDY<br>Fall Delay     |     | 200 | ns    |      |
| 90  | TdRDr(RDY) | RD Rise to RDY Rise Delay                 |     | 40  | ns    |      |
| 91  | TsIEI(RDI) | IEI to RD Fall (INTACK)<br>Setup Time     | 10  |     | ns    |      |
| 92  | ThIEI(RDI) | IEI to RD Rise (INTACK) Hold<br>Time      | 0   |     | ns    |      |
| 93  | TdRDI(INT) | RD Fall (INTACK) to INT<br>Inactive Delay |     | 200 | ns    |      |
| 94  | TdRDI(Wf)  | RD Fall (INTACK) to WAIT Fall Delay       |     | 40  | ns    |      |
| 95  | TdRDI(Wr)  | RD Fall (INTACK) to WAIT<br>Rise Delay    |     | 200 | ns    |      |
| 96  | TwPIAI     | PITACK Low Width                          | 60  |     | ns    |      |
| 97  | TwPIAh     | PITACK High Width                         | 50  |     | ns    |      |
| 98  | TdAS(PIA)  | AS Rise to PITACK Fall<br>Delay Time      | 5   |     | ns    |      |
| 99  | TdPIA(AS)  | PITACK Rise to AS Fall<br>Delay Time      | 5   |     | ns    |      |
| 100 | TdPIA(DRa) | PITACK Fall to Data Active Delay          | 0   |     | ns    |      |
| 101 | TdPIA(DRn) | PITACK Rise to Data Not<br>Valid Delay    | 0   |     | ns    |      |
| 102 | TdPIA(DRz) | PITACK Rise to Data Float<br>Delay        |     | 20  | ns    |      |

# zilog <sub>17</sub>

| No  | Symbol      | Parameter                            | Min | Max | Units | Note |
|-----|-------------|--------------------------------------|-----|-----|-------|------|
| 103 | TsIEI(PIA)  | IEI to PITACK Fall Setup<br>Time     | 10  |     | ns    |      |
| 104 | ThIEI(PIA)  | IEI to PITACK Rise Hold<br>Time      | 0   |     | ns    |      |
| 105 | TdPIA(IEO)  | PITACK Fall to IEO Delay             |     | 60  | ns    |      |
| 106 | TdPIA(INT)  | PITACK Fall to INT Inactive Delay    |     | 200 | ns    |      |
| 107 | TdPIAf(RDY) | PITACK Fall to RDY Fall Delay        |     | 200 | ns    |      |
| 108 | TdPIAr(RDY) | PITACK Rise to RDY Rise<br>Delay     |     | 40  | ns    |      |
| 109 | TdPIA(Wf)   | PITACK Fall to WAIT Fall Delay       |     | 40  | ns    |      |
| 110 | TdPIA(Wr)   | PITACK Fall to WAIT Rise Delay       |     | 200 | ns    |      |
| 111 | TdSIA(INT)  | SITACK Fall to IEO Inactive<br>Delay |     | 200 | ns    | 2    |
| 112 | TwSTBh      | Strobe High Width                    | 50  |     | ns    | 3    |
| 113 | TwRESI      | RESET Low Width                      | 170 |     | ns    |      |
| 114 | TwRESh      | RESET High Width                     | 60  |     | ns    |      |
| 115 | Tdres(STB)  | RESET Rise to STB Fall               | 60  |     | ns    | 3    |
| 116 | TdDSf(RDY)  | DS Fall to RDY Fall Delay            |     | 50  | ns    |      |
| 117 | TdWRf(RDY)  | WR Fall to RDY Fall Delay            |     | 50  | ns    |      |
| 118 | TdWRr(RDY)  | WR Rise to RDY Rise Delay            |     | 40  | ns    |      |
| 119 | TdRDf(RDY)  | RD Fall to RDY Fall Delay            |     | 50  | ns    |      |
| 120 | TdRAKf(RDY) | RxACK Fall to RDY Fall Delay         |     | 50  | ns    |      |
| 121 | TdRAKr(RDY) | RxACK Rise to RDY Rise Delay         |     | 40  | ns    |      |
| 122 | TdTAKf(RDY) | TxACK Fall to RDY Fall Delay         |     | 50  | ns    |      |

### zilog

#### Table 5. Z16C30 AC Characteristics (Continued)

| No    | Symbol      | Parameter                       | Min | Мах | Units | Note |
|-------|-------------|---------------------------------|-----|-----|-------|------|
| 123   | TdTAKr(RDY) | TxACK Rise to RDY Rise<br>Delay |     | 40  | ns    |      |
| Notes |             |                                 |     |     |       |      |

1. Direct address is any of A/B, D/C, or AD15–AD8 used as an address bus.

2. The parameter applies only when AS is not present.

3. Strobe (STB) is any of DS, RD, WR, PITACK, RXACK or TXACK.

4. Parameter applies only if read empties the receive FIFO.

5. Parameter applies only if write fills the transmit FIFO.

6. For extended temperature part TdDSI(Wf) max = 220 ns.

7. For extended temperature part TdDSF(TRQ) max = 75 ns.

#### **USC** Timing

The USC interface timing is similar to that found on a static RAM, except that it is much more flexible. Up to eight separate timing strobe signals may be present on the interface:  $\overline{DS}$ ,  $\overline{RD}$ ,  $\overline{WR}$ ,  $\overline{PITACK}$ ,  $\overline{RxACKA}$ ,  $\overline{RxACKB}$ ,  $\overline{TxACKA}$ , and  $\overline{TxACKB}$ . Only one of these timing strobes may be active at any time. Should the external logic activate more than one of these strobes at the same time the USC will enter a pre-reset state that is only exited by a hardware reset. Do not allow overlap of timing strobes. The timing diagrams beginning on the next page illustrate the different bus transactions possible with the necessary setup hold and delay times.



Figure 6. Reset Timing





Figure 7. Bus Cycle Timing



Note:  $\overline{\text{STB}}$  is any of  $\overline{\text{DS}}$ ,  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$ ,  $\overline{\text{PITACK}}$ ,  $\overline{\text{RxACK}}$ , or  $\overline{\text{TxACK}}$ 

Figure 8. DMA Read Cycle





Figure 9. DMA Write Cycle





Figure 10. Multiplexed DS Read Cycle

















Figure 13. Multiplexed WR Write Cycle





Figure 14. Nonmultiplexed  $\overline{\text{DS}}$  Read Cycle





Figure 15. Nonmultiplexed DS Write Cycle





Figure 16. Nonmultiplexed RD Read Cycle













DS007905-0319

PRELIMINARY

















Figure 21. Nonmultiplexed DS Interrupt Acknowledge Cycle

















Figure 24. Multiplexed Double-Pulse Intack Cycle



36



Figure 25. Nonmultiplexed Double-Pulse Intack Cycle

Zilog <sub>37</sub>

## **AC Characteristics**

Table 6 lists Z16C30 General Timing.

## Table 6. Z16C30 General Timing

| No | Symbol      | Parameter                                                                                               | Min | Мах | Units | Notes |
|----|-------------|---------------------------------------------------------------------------------------------------------|-----|-----|-------|-------|
| 1  | TsRxD(RxCr) | RxD to RxC Rise Setup Time (x1 Mode)                                                                    | 0   |     | ns    | 1     |
| 2  | ThRxD(RxCr) | RxD to RxC Rise Hold Time (x1 Mode)                                                                     | 40  |     | ns    | 1     |
| 3  | TsRxd(RxCf) | RxD to RxC Fall Setup Time (x1 Mode)                                                                    | 0   |     | ns    | 1,3   |
| 4  | ThRxD(RxCf) | RxD to RxC Fall Hold Time (x1 Mode)                                                                     | 40  |     | ns    | 1,3   |
| 5  | TsSy(RxC)   | DCD as SYNC to RxC Rise Setup Time                                                                      | 0   |     | ns    | 1     |
| 6  | ThSy(RxC)   | $\overline{\text{DCD}}$ as $\overline{\text{SYNC}}$ to $\overline{\text{RxC}}$ Rise Hold Time (x1 Mode) | 40  |     | ns    | 1     |
| 7  | TdTxCf(TxD) | TxC Fall to TxD Delay                                                                                   |     | 50  | ns    | 2     |
| 8  | TdTxCr(TxD) | TxC Rise to TxD Delay                                                                                   |     | 50  | ns    | 2,3   |
| 9  | TwRxCh      | RxC High Width                                                                                          | 40  |     | ns    | 1     |
| 11 | TcRxC       | RxC Cycle Time                                                                                          | 100 |     | ns    | 1     |
| 12 | TwTxCh      | TxC High Width                                                                                          | 40  |     | ns    | 2     |
| 13 | TwTxCl      | TxC Low Width                                                                                           | 40  |     | ns    | 2     |
| 14 | TcTxC       | TxC Cycle Time                                                                                          | 100 |     | ns    | 2     |
| 15 | TwExT       | DCD or CTS Pulse Width                                                                                  | 70  |     | ns    |       |
| 16 | TWSY        | DCD as SYNC Input Pulse Width                                                                           | 70  |     | ns    |       |
| 17 | TwCLKh      | CLK High Width                                                                                          | 20  |     | ns    | 4     |
| 18 | TwCLKI      | CLK High Width                                                                                          | 20  |     | ns    | 4     |
| 19 | TcCLK       | CLK Cycle Time                                                                                          | 50  |     | ns    | 4     |

Notes

1.  $\overline{\text{RxC}}$  is  $\overline{\text{RxC}}$  or  $\overline{\text{TxC}}$ , whichever is supplying the receive clock. 2.  $\overline{\text{TxC}}$  is  $\overline{\text{TxC}}$  or  $\overline{\text{RxC}}$ , whichever is supplying the transmit clock. 3.  $\underline{\text{Parameter}}$  applies only to FM encoding/decoding. 4. CLK is  $\overline{\text{RxC}}$  or  $\overline{\text{TxC}}$ , when supplying DPLL, BRG, or CTR clock.





Note: CLK is RxC or TxC when supplying DPLL, BRG, or CTR clock.

Figure 26. Z16C30 System Timing

Table 7 lists Z16C30 System Timing

zilog

| No | Symbol     | Parameter                                               | Min | Мах | Units | Notes |
|----|------------|---------------------------------------------------------|-----|-----|-------|-------|
| 1  | TdRxC(REQ) | RxC Rise to RxREQ Valid Delay                           |     | 100 | ns    | 1     |
| 2  | TdRxC(RxC) | TxC Rise to RxC as Receiver Output Valid Delay          |     | 100 | ns    | 1     |
| 3  | TdRxC(INT) | RxC Rise to INT Valid Delay                             |     | 100 | ns    | 1     |
| 4  | TdTxC(REQ) | TxC Fall to TxREQ Valid Delay                           |     | 100 | ns    | 2     |
| 5  | TdTxC(TxC) | RxC Fall to TxC as Transmitter Output Valid Delay       |     | 100 | ns    | 2     |
| 6  | TdTxC(INT) | TxC Fall to INT Valid Delay                             |     | 100 | ns    | 2     |
| 7  | TdEXT(INT) | CTS, DCD, TxREQ, RxREQ transition to INT<br>Valid Delay |     | 100 | ns    |       |

#### Table 7. Z16C30 System Timing

Notes

1.  $\overline{RxC}$  is  $\overline{RxC}$  or  $\overline{TxC}$ , whichever is supplying the receive clock.

2. TxC is TxC or RxC, whichever is supplying the transmit clock.

## Architecture

The USC internal structure includes two completely independent full-duplex serial channels, each with two baud rate generators, a digital phase-locked loop for clock recovery, transmit and receive character counters and a full-duplex DMA interface. The two serial channels share a common bus interface. The bus interface is designed to provide easy interface to most microprocessors, whether they employ a multiplexed or nonmultiplexed, 8-bit or16-bit bus structure. Each channel is controlled by a set of thirty 16-bit registers, nearly all of which are readable and writable. There is one additional 16-bit register in the bus interface used to configure the nature of the bus interface. The BCR functions are shown as follows:





\* Must be programmed as 0.

Figure 27. Bus Configuration Register

## **Data Path**

Both the transmitter and the receiver in the channel are actually microcoded serial processors. As the data shifts through the transmit or receive shift register, the microcode watches for specific bit patterns, counts bits, and at the appropriate time transfers data to or from the FIFOs. The microcode also checks status and generates status interrupts as appropriate.

## **z**ilog<sup>°</sup>

## **Functional Description**

The functional capabilities of the USC are described from two different points of view: as a data communications device, it transmits and receives data in a wide variety of data communications protocols; as a microprocessor peripheral, the USC offers such features as read/write registers, a flexible bus interface, DMA interface support, and vectored interrupts.

## **Data Communications Capabilities**

The USC provides two independent full-duplex channels programmable for use in any common data communication protocol. The receiver and transmitter modes are completely independent, as are the two channels. Each receiver and transmitter is supported by a 32-byte deep FIFO and a 16-bit message length counter. All modes allow optional even, odd, mark or space parity. Synchronous modes allow the choice of two 16-bit or one 32-bit CRC polynomial. Selection of from one to eight bits-per-character is available in both receiver and transmitter, independently. Error and status conditions are carried with the data in the receive and transmit FIFOs to greatly reduce the CPU overhead required to send or receive a message. Specific, appropriately timed interrupts are available to signal such conditions as overrun, parity error, framing error, end-of-frame, idle line received, sync acquired, transmit underrun, CRC sent, closing sync/flag sent, abort sent, idle line sent, and preamble sent. In addition, several useful internal signals such as receive FIFO load, received sync, transmit FIFO read and transmission complete may be sent to pins for use by external circuitry.

**Asynchronous Mode**—The receiver and transmitter can handle data at a rate of 1/16, 1/ 32, or 1/64 the clock rate. The receiver rejects start bits less than one-half a bit time and will not erroneously assemble characters following a framing error. The transmitter is capable of sending one, two, or anywhere in the range of 1/16 to two stop bits per character in 1/16 bit increments.

**External Sync Mode**—The receiver is synchronized to the receive data stream by an externally-supplied signal on a pin for custom protocol applications.

**Isochronous Mode**—Both transmitter and receiver may operate on start-stop (async) data using a 1x clock. The transmitter can send one or two stop bits.

**Asynchronous With Code Violations**—This is similar to Isochronous mode except that the start bit is replaced by a three bit-time code violation pattern as in MIL-STD 1553B. The transmitter can send zero, one or two stop bits.

**Monosync Mode**—In this mode, a single character is used for synchronization. The sync character can be either eight bits long with an arbitrary data character length, or programmed to match the data character length. The receiver is capable of automatically stripping sync characters from the received data stream. The transmitter may be pro-

zilog

grammed to automatically send CRC on either an underrun or at the end of a programmed message length.

**Bisync Mode**—This mode is identical to monosync mode except that character synchronization requires two successive characters for synchronization. The two characters need not be identical.

**HDLC Mode**—In this mode, the receiver recognizes flags, performs optional address matching, accommodates extended address fields, 8- or 16-bit control fields and logical control fields, performs zero deletion and CRC checking. The receiver is capable of receiving shared-zero flags, recognizes the abort sequence and can receive arbitrary length messages. The transmitter automatically sends opening and closing flags, performs zero insertion and can be programmed to send an abort, an extended abort, a flag or CRC, and a flag on transmit underrun. The transmitter can also automatically send the closing flags are selected in the transmitter and a separate character length may be programmed for the last character in the frame.

**Bisync Transparent Mode**—In this mode, the synchronization pattern is DLE–SYN, programmable selected from either ASCII or EBCDIC encoding. The receiver recognizes control character sequences and automatically handles CRC calculation without CPU intervention. The transmitter can be programmed to send either SYN, DLE–SYN, CRC–SYN, or CRC–DLE–SYN upon underrun and can automatically send the closing DLE–SYN with optional CRC at the end of a programmed message length.

**NBIP Mode**—This mode is identical to async except that the receiver checks for the status of an additional address/data bit between the parity bit and the stop bit. The value of this bit is FIFO'ed along with the data. This bit is automatically inserted in the transmitter with the value that is FIFO'ed with the transmit data.

**802.3 Mode**—This mode implements the data format of IEEE 802.3 with 16-bit address compare. In this mode,  $\overline{\text{DCD}}$  and  $\overline{\text{CTS}}$  are used to implement the carrier sense and collision detect interactions with the receiver and transmitter.

**Slaved Monosync Mode**—This mode is available only in the transmitter and allows the transmitter (operating as though it were in monosync mode) to send data that is byte-synchronous to the data being received by the receiver.

**HDLC Loop Mode**—This mode is also available only in the transmitter and allows the USC to be used in an HDLC loop configuration. In this mode, the receiver is programmed to operate in HDLC mode so that the transmitter echoes received messages. Upon receipt of a particular bit pattern (actually a sequence of seven consecutive ones) the transmitter breaks the loop and inserts its own frame(s).

## Data Encoding

The USC may be programmed to encode and decode the serial data in any of eight different ways as displayed in Figure 28 on page 44. The transmitter encoding method is selected independently of the receiver decoding method.

zilog

**NRZ**—In NRZ, a 1 is represented by a High level for the duration of the bit cell and a 0 is represented by a Low level for the duration of the bit cell.

**NRZB**—Data is inverted from NRZ.

**NRZI-Mark**—In NRZI-Mark, a 1 is represented by a transition at the beginning of the bit cell. That is, the level present in the preceding bit cell is reversed. A 0 is represented by the absence of a transition at the beginning of the bit cell.

**NRZI-Space**—In NRZI-Space, a 1 is represented by the absence of a transition at the beginning of the bit cell. That is, the level present in the preceding bit cell is maintained. A 0 is represented by a transition at the beginning of the bit cell.

**Biphase-Mark**—In Biphase-Mark, a 1 is represented by a transition at the beginning of the bit cell and another transition at the center of the bit cell. A 0 is represented by a transition at the beginning of the bit cell only.

**Biphase-Space**—In Biphase-Space, a 1 is represented by a transition at the beginning of the bit cell only. A 0 is represented by a transition at the beginning of the bit cell and another transition at the center of the bit cell.

**Biphase-Level**—In Biphase-Level, a 1 is represented by a High during the first half of the bit cell and a Low during the second half of the bit cell. A 0 is represented by a Low during the first half of the bit cell and a High during the second half of the bit cell.





Figure 28. Data Encoding

**Differential Biphase-Level**—In Differential Biphase-Level, a 1 is represented by a transition at the center of the bit cell, with the opposite polarity from the transition at the center of the preceding bit cell. A 0 is represented by a transition at the center of the bit cell with the same polarity as the transition at the center of the preceding bit cell. In both cases there may be transitions at the beginning of the bit cell to set up the level required to make the correct center transition.

## **Character Counters**

Each channel in the USC contains a 16-bit character counter for both receiver and transmitter. The receive character counter may be preset either under software control or automatically at the beginning of a receive message. The counter decrements with each receive character and at the end of the receive message the current value in the counter is automat-

zilog

ically loaded into a four-deep FIFO. This allows DMA transfer of data to proceed without CPU intervention at the end of a received message, as the values in the FIFO allow the CPU to determine message boundaries in memory. Similarly, the transmit character counter is loaded either under software control or automatically at the beginning of a transmit message. The counter is decremented with each write to the transmit FIFO. When the counter has decremented to 0, and that byte is sent, the transmitter automatically terminates the message in the appropriate fashion (usually CRC and the closing flag or sync character) without requiring CPU intervention.

## **Baud Rate Generators**

Each channel in the USC contains two baud rate generators. Each generator consists of a 16-bit time constant register and a 16-bit down counter. In operation, the counter decrements with each baud rate generator clock, with the time constant automatically reloaded when the count reaches zero. The output of the baud rate generator toggles when the counter reaches a count of one-half of the time constant and again when the counter reaches zero. A new time constant may be written at any time but the new value will not take effect until the next load of the counter. The outputs of both baud rate generators are sent to the clock multiplexer for use internally or externally. The baud rate generator output frequency is related to the baud rate generator input clock frequency by the following equation:

Output frequency = Input frequency/(time constant + 1)

This allows an output frequency in the range of 1 to 1/65536 of the input frequency, inclusive.

## **Digital Phase-Locked Loop**

Each channel in the USC contains a Digital Phase-Locked Loop (DPLL) to recover clock information from a data stream with NRZI or Biphase encoding. The DPLL is driven by a clock that is nominally 8, 16 or 32 times the receive data rate. The DPLL uses this clock, along the data stream, to construct a clock for the data. This clock may then be routed to the receiver, transmitter, or both, or to a pin for use externally. In all modes, the DPLL counts the input clock to create nominal bit times. As the clock is counted, the DPLL watches the incoming data stream for transitions. Whenever a transition is detected, the DPLL makes a count adjustment (during the next counting cycle), to produce an output clock which tracks the incoming bit cells. The DPLL provides properly phased transmit and receive clocks to the clock multiplexer.

## Counters

Each channel contains two 5-bit counters, which are programmed to divide an input clock by 4, 8, 16, or 32. The inputs of these two counters are sent to the clock multiplexer. The counters are used as prescalers for the baud rate generators, or to provide a stable transmit clock from a common source when the DPLL is providing the receive clock.



## **Clock Multiplexer**

The clock multiplexer in each channel selects the clock source for the various blocks in the channel and selects an internal clock signal to potentially be sent to either the  $\overline{RxC}$  or  $\overline{TxC}$  pin.

## **Test Modes**

The USC can be programmed for local loopback or auto echo operation. In local loopback, the output of the transmitter is internally routed to the input of the receiver. This allows testing of the USC data paths without any external logic. Auto echo connects the RxD pin directly to the TxD pin. This is useful for testing serial links external to the USC.

## I/O Interface Capabilities

The USC offers the choice of polling, interrupt (vectored or nonvectored) and block transfer modes to transfer data, status and control information to and from the CPU.

## Polling

All interrupts are disabled. The registers in the USC are automatically updated to reflect current status. The CPU polls the Daisy Chain Control Register (DCCR) to determine status changes and then reads the appropriate status register to find and respond to the change in status. USC status bits are grouped according to function to simplify this software action.

## Interrupt

When a USC responds to an interrupt acknowledge from the CPU, an interrupt vector may be placed on the data bus. This vector is held in the Interrupt Vector Register (IVR). To speed interrupt response time, the USC modifies three bits in this vector to indicate which type of interrupt is being requested.

Each of the six sources of interrupts in each channel of the USC (Receive Status, Receive Data, Transmit Status, Transmit Data, I/O Status, and Device Status) has three bits associated with the interrupt source: Interrupt Pending (IP), Interrupt-Under-Service (IUS), and Interrupt Enable (IE). If the IE bit for a given source is set, that source can request interrupts. Note that individual sources within the six groups also have interrupt enable bits which are set for the particular source. In addition, there is a Master Interrupt Enable (MIE) bit in each channel which globally enables or disables interrupts within the channel.

The other two bits are related to the interrupt priority chain. A channel in the USC may request an interrupt only when no higher priority interrupt source is requesting one, e.g., when IEI is High for the channel. In this case the channel activates the  $\overline{INT}$  signal. The CPU then responds with an interrupt acknowledge cycle, and the interrupting channel places a vector on the data bus.

Zilog <sub>47</sub>

In the USC, the IP bit signals that an interrupt request is being serviced. If an IUS is set, all interrupt sources of lower priority within the channel and external to the channel are prevented from requesting interrupts. The internal interrupt sources are inhibited by the state of the internal daisy chain, while lower priority devices are inhibited by the IEO output of the channel being pulled Low and propagated to subsequent peripherals. An IUS bit is set during an interrupt acknowledge cycle if there are no higher priority devices requesting interrupts.

There are six sources of interrupt in each channel: Receive Status, Receive Data, Transmit Status, Transmit Data, I/O Status, and Device Status, prioritized in that order within the channel. There are six sources of Receive Status interrupt, each individually enabled: exited hunt, idle line, break/abort, code violation/end-of-transmission/end-of-frame, parity error, and overrun error. The Receive Data interrupt is generated whenever the receive FIFO fills with data beyond the level programmed in the Receive Interrupt Control Register (RICR).

There are six sources of Transmit Status interrupt, each individually enabled: preamble sent, idle line sent, abort sent, end-of-frame/end-of-transmission sent, CRC sent, and underrun error. The Transmit Data interrupt is generated whenever the transmit FIFO empties below the level programmed in the Transmit Interrupt Control Register (TICR). The I/O Status interrupt serves to report transitions on any of six pins. Interrupts are generated on either or both edges with separate selection and enables for each pin. The pins programmed to generate I/O Status interrupts are RxC, TxC, RxREQ, TxREQ, DCD, and CTS. These interrupts are independent of the programmed function of the pins. The Device Status interrupt has four separately enabled sources: receive character count FIFO overflow, DPLL sync acquired, BRG1 zero count, and BRGO zero count.

## **Block Transfer Mode**

The USC accommodates block transfers through DMA through the  $\overline{RxREQ}$ ,  $\overline{TxREQ}$ ,  $\overline{RxACK}$ , and  $\overline{TxACK}$  pins. The  $\overline{RxREQ}$  signal is activated when the fill level of the receive FIFO exceeds the value programmed in the RICR. The DMA may respond with either a normal bus transaction or by activating the  $\overline{RxACK}$  pin to read the data directly (fly-by transfer). The  $\overline{TxREQ}$  signal is activated when the empty level of the transmit FIFO falls below the value programmed in the TICR. The DMA may respond either with a normal bus transaction or by activating the  $\overline{TxACK}$  pin to write the data directly (fly-by transfer). The  $\overline{RxACK}$  and  $\overline{TxACK}$  pin functions for this mode are controlled by the Hardware Configuration Register (HCR). Then using the  $\overline{RxACK}$  and  $\overline{TxACK}$  pins to transfer data, no chip select is necessary; these are dedicated strobes for the appropriate FIFO.

## Programming

The registers in each USC channel are programmed by the system to configure the channels. Before this can occur, however, the system must program the bus interface by writing to the Bus Configuration Register (BCR). The BCR has no specific address and is only

**z**ilog<sup>°</sup>

accessible immediately after a hardware reset of the device. The first write to the USC, after a hardware reset, programs the BCR. From that time on, the normal channel registers may be accessed. No specific address need be presented to the USC for the BCR write because the first write after a hardware reset is automatically programmed for the BCR. In the multiplexed bus case, all registers are directly addressable through the address latched by  $\overline{AS}$  at the beginning of a bus transaction. The address is decoded from either AD6–AD0 or AD7–AD1. This is controlled by the Shift Right/Shift Left bit in the BCR. The address maps for these two cases are listed in Table 8. The D/ $\overline{C}$  pin is still used to directly access the receive and transmit data registers (RDR and TDR) in the multiplexed bus; if D/ $\overline{C}$  is High the address latched by  $\overline{AS}$  is ignored and an access of RDR or TDR is performed.

In the nonmultiplexed bus case, the registers in each channel are accessed indirectly using the address pointer in the Channel Command/Address Register (CCAR) in each channel. The address of the desired register is first written to the CCAR and then the selected register is accessed; the pointer in the CCAR is automatically cleared after this access. The RDR and TDR are accessed directly using the  $D/\overline{C}$  pin, without disturbing the contents of the pointer in the CCAR.

| Address Signal          | Shift Left | Shift Right |
|-------------------------|------------|-------------|
| Byte/Word Access        | AD7        | AD6         |
| Address 4               | AD6        | AD5         |
| Address 3               | AD5        | AD4         |
| Address 2               | AD4        | AD3         |
| Address 1               | AD3        | AD2         |
| Address 0               | AD2        | AD1         |
| Upper/Lower Byte Select | AD1        | AD0         |
|                         |            |             |

#### Table 8. Multiplexed Bus Address Assignments

- **Notes:** 1. The Channel Reset bit in the CCAR places the channel in the reset state. To exit this reset state either a word of all zeros must be written to the CCAR (16-bit bus), or a byte of all zeros must be written to the lower byte of the CCAR (8-bit bus).
  - 2. After reset, the transmit and receive clocks are not connected. The first thing that should be done in any initialization sequence is a write to the Clock Mode Control Register (CMCR) to select a clock source for the receiver and transmitter.

The register addressing is listed in Table 9 on page 50 while the bit assignments for the registers are displayed in Figure 29.





The presence of one transaction with an /AS active between reset, up to and including the BCR write, chooses a multiplexed type of bus.



zilog <sub>50</sub>

## Table 9. Register Address List

| Address | A4–A0 |                                     |
|---------|-------|-------------------------------------|
| 00000   | CCAR  | Channel Command/Address<br>Register |
| 00001   | CMR   | Channel Mode Register               |
| 00010   | CCSR  | Channel Command/Status Register     |
| 00011   | CCR   | Channel Control Register            |
| 00110   | TMDR  | Test Mode Data Register             |
| 00111   | TMCR  | Test Mode Control Register          |
| 01000   | CMCR  | Clock Mode Control Register         |
| 01001   | HCR   | Hardware Configuration Register     |
| 01010   | IVR   | Interrupt Vector Register           |
| 01011   | IOCR  | I/O Control Register                |
| 01100   | ICR   | Interrupt Control Register          |
| 01101   | DCCR  | Daisy-Chain Control Register        |
| 01110   | MISR  | Misc Interrupt Status Register      |
| 01111   | SICR  | Status Interrupt Control Register   |
| 1X000   | RDR   | Receive Data Register (Read Only)   |
| 10001   | RMR   | Receive Mode Register               |
| 10010   | RCSR  | Receive Command/Status Register     |
| 10011   | RICR  | Receive Interrupt Control Register  |
| 10100   | RSR   | Receive Sync Register               |
| 10101   | RCLR  | Receive Count Limit Register        |
| 10110   | RCCR  | Receive Character Count Register    |
| 10111   | TC0R  | Time Constant 0 Register            |
| 1X000   | TDR   | Transmit Data Register (Write Only) |
| 11001   | TMR   | Transmit Mode Register              |
| 11010   | TCSR  | Transmit Command/Status Register    |
| 11011   | TICR  | Transmit Interrupt Control Register |
| 11100   | TSR   | Transmit Sync Register              |
| 11101   | TCLR  | Transmit Count Limit Register       |
| 11110   | TCCR  | Transmit Character Count Register   |
| 11111   | TC1R  | Time Constant 1 Register            |
| XXXXX   | BCR   | Bus Configuration Register          |

Zilog <sub>51</sub>

## **Control Registers**



Figure 30. Channel Command/Address Register

zilog

52



Figure 31. Channel Mode Register









Figure 33. Channel Mode Register, External Sync Mode

Z16C30

54

**Product Specification** 

**z**ilog<sup>°</sup>



Figure 34. Channel Mode Register, Isochronous Mode





Figure 35. Channel Mode Register, Asynchronous Mode with Code Violation (MIL STD 1553)



| Addı | ess: 0 | 0001 |     |     |     |    |      |       |    |    |     |              |    |     |    |       |     |                            |                         |                                 |       |
|------|--------|------|-----|-----|-----|----|------|-------|----|----|-----|--------------|----|-----|----|-------|-----|----------------------------|-------------------------|---------------------------------|-------|
| D15  | D14    | D13  | D12 | D11 | D10 | D9 | D8   | D7    | D6 | D5 | D4  | D3           | D2 | D1  | D  | 0     |     |                            |                         |                                 |       |
|      |        |      |     | 0   | 0 1 | 0  | Mone | osync |    | -  | Tra | 0<br>ansmitt |    | 1 0 | Md | Dinos | ync | Rx Sha<br>Rx Syr<br>Reserv | ∫ N<br>ort Sy<br>nc Str | leceiver<br>Iode<br>nc Char     | acter |
|      |        |      |     |     |     |    |      |       |    | ,  |     |              |    |     |    |       |     | Tx Pre<br>Reserv           | eamble<br>ved           | rnc Char<br>e Enable<br>Underru | :     |

Figure 36. Channel Mode Register, Monosync Mode



Z16C30

zilog <sub>57</sub>

**Product Specification** 

Figure 37. Channel Mode Register, Bisync Mode





Figure 38. Channel Mode Register, HDLC Mode



Figure 39. Channel Mode Register, Transparent Bisync Mode





Figure 40. Channel Mode Register, NBIP Mode



61



Figure 41. Channel Mode Register, 802.3 Mode

62



Figure 42. Channel Mode Register, Slaved Monosync Mode



Z16C30

63

**Product Specification** 

**z**ilog<sup>°</sup>

Figure 43. Channel Mode Register, HDLC Loop Mode





Figure 44. Channel Command/Status Register

## zilog <sub>65</sub>



Figure 45. Channel Control Register



Figure 46. Primary Reserved Register



66











zilog <sub>67</sub>

|             |             | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1<br>1<br>0 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>1<br>0<br>0 | <ul> <li>0 Null Address</li> <li>1 High Byte of Shifters</li> <li>0 CRC Byte 0</li> <li>1 CRC Byte 1</li> <li>0 Rx FIFO (Write)</li> <li>1 Clock Multiplexer<br/>Outputs</li> <li>0 CTR0 and CTR1<br/>Counters</li> <li>1 Clock Multiplexer Inputs</li> <li>0 DPLL Status</li> </ul> |
|-------------|-------------|----------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |             | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1                | 0<br>0<br>1<br>1<br>1<br>1<br>0                     | 0<br>1<br>1<br>0<br>0<br>1                          | <ol> <li>High Byte of Shifters</li> <li>CRC Byte 0</li> <li>CRC Byte 1</li> <li>Rx FIFO (Write)</li> <li>Clock Multiplexer<br/>Outputs</li> <li>CTR0 and CTR1<br/>Counters</li> <li>Clock Multiplexer Inputs</li> <li>DPLL Status</li> </ol>                                         |
|             |             | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1                | 0<br>0<br>1<br>1<br>1<br>1<br>0                     | 0<br>1<br>1<br>0<br>0<br>1                          | <ol> <li>High Byte of Shifters</li> <li>CRC Byte 0</li> <li>CRC Byte 1</li> <li>Rx FIFO (Write)</li> <li>Clock Multiplexer<br/>Outputs</li> <li>CTR0 and CTR1<br/>Counters</li> <li>Clock Multiplexer Inputs</li> <li>DPLL Status</li> </ol>                                         |
|             |             | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1                | 0<br>0<br>1<br>1<br>1<br>1<br>0                     | 0<br>1<br>1<br>0<br>0<br>1                          | <ol> <li>High Byte of Shifters</li> <li>CRC Byte 0</li> <li>CRC Byte 1</li> <li>Rx FIFO (Write)</li> <li>Clock Multiplexer<br/>Outputs</li> <li>CTR0 and CTR1<br/>Counters</li> <li>Clock Multiplexer Inputs</li> <li>DPLL Status</li> </ol>                                         |
|             |             | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1                | 0<br>0<br>1<br>1<br>1<br>1<br>0                     | 0<br>1<br>1<br>0<br>0<br>1                          | <ol> <li>High Byte of Shifters</li> <li>CRC Byte 0</li> <li>CRC Byte 1</li> <li>Rx FIFO (Write)</li> <li>Clock Multiplexer<br/>Outputs</li> <li>CTR0 and CTR1<br/>Counters</li> <li>Clock Multiplexer Inputs</li> <li>DPLL Status</li> </ol>                                         |
|             |             | 0<br>0<br>0<br>0<br>0<br>0<br>1                          | 0<br>0<br>1<br>1<br>1<br>1<br>0                     | 1<br>1<br>0<br>0<br>1                               | 0 CRC Byte 0<br>1 CRC Byte 1<br>0 Rx FIFO (Write)<br>1 Clock Multiplexer<br>Outputs<br>0 CTR0 and CTR1<br>Counters<br>1 Clock Multiplexer Inputs<br>0 DPLL Status                                                                                                                    |
|             | ) ) )       | 0<br>0<br>0<br>0<br>1                                    | 0<br>1<br>1<br>1<br>1<br>0                          | 1<br>0<br>0<br>1                                    | <ol> <li>CRC Byte 1</li> <li>Rx FIFO (Write)</li> <li>Clock Multiplexer<br/>Outputs</li> <li>CTR0 and CTR1<br/>Counters</li> <li>Clock Multiplexer Inputs</li> <li>DPLL Status</li> </ol>                                                                                            |
|             | )<br>)<br>) | 0<br>0<br>0<br>1                                         | 1<br>1<br>1<br>1<br>0                               | 0<br>0<br>1                                         | <ul> <li>0 Rx FIFO (Write)</li> <li>1 Clock Multiplexer<br/>Outputs</li> <li>0 CTR0 and CTR1<br/>Counters</li> <li>1 Clock Multiplexer Inputs</li> <li>0 DPLL Status</li> </ul>                                                                                                      |
|             | )<br>)      | 0<br>0<br>0<br>1                                         | 1<br>1<br>1<br>0                                    | 0<br>1<br>1                                         | <ol> <li>Clock Multiplexer<br/>Outputs</li> <li>CTR0 and CTR1<br/>Counters</li> <li>Clock Multiplexer Inputs</li> <li>DPLL Status</li> </ol>                                                                                                                                         |
|             | )<br>)      | 0<br>0<br>1                                              | 1<br>1<br>0                                         | 1                                                   | Outputs<br>0 CTR0 and CTR1<br>Counters<br>1 Clock Multiplexer Inputs<br>0 DPLL Status                                                                                                                                                                                                |
| 0<br>0<br>0 | )           | 0<br>1                                                   | 1<br>0                                              | 1                                                   | 0 CTR0 and CTR1<br>Counters<br>1 Clock Multiplexer Inputs<br>0 DPLL Status                                                                                                                                                                                                           |
| 0<br>0<br>0 | )           | 0<br>1                                                   | 1<br>0                                              | 1                                                   | Counters<br>1 Clock Multiplexer Inputs<br>0 DPLL Status                                                                                                                                                                                                                              |
| 000         | )           | 1                                                        | 0                                                   |                                                     | 1 Clock Multiplexer Inputs<br>0 DPLL Status                                                                                                                                                                                                                                          |
| 000         | )           | 1                                                        | 0                                                   |                                                     | 0 DPLL Status                                                                                                                                                                                                                                                                        |
| 0           |             |                                                          |                                                     | 0                                                   |                                                                                                                                                                                                                                                                                      |
|             |             | 1                                                        | 0                                                   | 0                                                   | I Low Ryte of Shifters                                                                                                                                                                                                                                                               |
| 0           |             | 1                                                        | 0                                                   | 1                                                   | 1 Low Byte of Shifters0 CRC Byte 2Test                                                                                                                                                                                                                                               |
| 0           |             | 1                                                        | 0                                                   | 1                                                   | 1 CRC Byte 3                                                                                                                                                                                                                                                                         |
| 0           |             | 1                                                        | 1                                                   | 0                                                   | 0 Tx FIFO (Read)                                                                                                                                                                                                                                                                     |
| 0           |             | 1                                                        | 1                                                   | 0                                                   | 1 Reserved                                                                                                                                                                                                                                                                           |
| 0           |             | 1                                                        | 1                                                   | 1                                                   | 0 I/O and Device Status                                                                                                                                                                                                                                                              |
| 0           |             | 1                                                        | 1                                                   | 1                                                   | Latches                                                                                                                                                                                                                                                                              |
| 0           |             | 1                                                        | 1                                                   | 1                                                   | 1 Internal Daisy Chain                                                                                                                                                                                                                                                               |
| 1           |             | 0                                                        | 0                                                   | 0                                                   | 0 Reserved                                                                                                                                                                                                                                                                           |
| 1           |             | 0                                                        | 0                                                   | 0                                                   | 1 Reserved                                                                                                                                                                                                                                                                           |
| 1           |             | 0                                                        | 0                                                   | 1                                                   | 0 Reserved                                                                                                                                                                                                                                                                           |
| 1           |             | 0                                                        | 0                                                   | 1                                                   | 1 Reserved                                                                                                                                                                                                                                                                           |
| 1           |             | 0                                                        | 1                                                   | 0                                                   | 0 Reserved                                                                                                                                                                                                                                                                           |
| 1           |             | 0                                                        | 1                                                   | 0                                                   | 1 Reserved                                                                                                                                                                                                                                                                           |
| 1           |             | 0                                                        | 1                                                   | 1                                                   | 0 Reserved                                                                                                                                                                                                                                                                           |
| 1           |             | 0                                                        | 1                                                   | 1                                                   | 1 Reserved                                                                                                                                                                                                                                                                           |
| 1           |             | 1                                                        | 0                                                   | 0                                                   | 0 4044H                                                                                                                                                                                                                                                                              |
| 1           |             | 1                                                        | 0                                                   | 0                                                   | 1 4044H                                                                                                                                                                                                                                                                              |
| 1           |             | 1                                                        | 0                                                   | 1                                                   | 0 4044H                                                                                                                                                                                                                                                                              |

Figure 49. Test Mode Control Register

**z**ilog<sup>®</sup>

68



Figure 50. Clock Mode Control Register

zilog

69



Figure 51. Hardware Configuration Register





Figure 52. Interrupt Vector Register

zilog <sub>71</sub>



Figure 53. I/O Control Register





Figure 54. Interrupt Control Register





Figure 55. Daisy-Chain Control Register





Figure 56. Miscellaneous Interrupt Status Register





Figure 57. Status Interrupt Control Register





Figure 58. Receive Data Register

zilog <sub>77</sub>



Figure 59. Receive Mode Register

zilog <sub>78</sub>



Figure 60. Receive Command Status Register





Figure 61. Receive Interrupt Control Register



| D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0              |                                                                                                                                                              |
|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                    |                                                                                                                                                              |
| RSY<br>RSY<br>RSY<br>RSY<br>RSY<br>RSY<br>RSY<br>RSY<br>RSY<br>RSY | N<0><br>N<1><br>N<2><br>N<3><br>N<4><br>N<5><br>N<6><br>N<7><br>N<8><br>N<7><br>N<8><br>N<10><br>N<10><br>N<11><br>N<12><br>N<12><br>N<13><br>N<14><br>N<15> |

Figure 62. Receive Sync Register

















Figure 65. Time Constant 0 Register





Figure 66. Transmit Data Register

zilog <sub>85</sub>



Figure 67. Transmit Mode Register



86



Figure 68. Transmit Command/Status Register





Figure 69. Transmit Interrupt Control Register





Figure 70. Transmit Sync Register











Figure 72. Transmit Character Count Register





Figure 73. Time Constant 1 Register





\* Refer to Figure 22, Channel Control Register Bits 6–7 for Access Method

Figure 74. Receive Status Block Register





\* Refer to Figure 22, Channel Control Register Bits 6-7 for Access Method

Figure 75. Transmit Status Block Register





\*Must be programmed as zero.





## Packaging

Figure 77 displays the 68-pin PLCC package diagram.



Figure 77. 68-Pin PLCC Package Diagram

**z**ilog<sup>°</sup>

96



Figure 78 displays the 100-pin LQFP package diagram.

Figure 78. 100-Pin LQFP Package Diagram

# zilog <sub>9</sub>

## **Ordering Information**

Order the Z16C30 Series from Zilog<sup>®</sup>, using the following part numbers. For more information on ordering, consult your local Zilog sales office. The Zilog website (<u>www.zilog.com</u>) lists all regional offices and provides additional Z16C30 product information.

| Z16C30 (10 MHz) |             |
|-----------------|-------------|
| 68-Pin PLCC     | Z16C3010VSG |
| 68-Pin PLCC     | Z16C3010VEG |
| 100-Pin LQFP    | Z16C3010ASG |
| 100-Pin LQFP    | Z16C3010AEG |

### Codes

Zilog part numbers consist of a number of components. For example, the part number designators for Z16C3010VSG is shown in the following table.





## **Customer Support**

For answers to technical questions about the product, documentation, or any other issues with Zilog's offerings, please visit Zilog's Knowledge Base at <a href="http://www.zilog.com/kb">http://www.zilog.com/kb</a>.

For any comments, detail technical questions, or reporting problems, please visit Zilog's Technical Support at <u>http://support.zilog.com</u>.