**Product Update** 

UP006010-0508

zilog

### Errata for Z8 Encore! XP<sup>®</sup> F64XX Series

## Z8 Encore! XP<sup>®</sup> F64XX Series with Date Codes 0344 to 0519

The errata listed in Table 1 are found in Zilog's Z8 Encore! XP<sup>®</sup> F64XX Series devices with date codes 0344 to 0519, where the date code is YYWW (year and week of assembly). Date codes 0442 to 0519 are mixed; the errata will apply to some units, but not others. These errata are NOT APPLICABLE to date codes 0520 and later. When reviewing the following errata, it is recommended that you also download the most recent version of the Product Specification.

| SI  |                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No. | Summary                                                                                                                        | Description                                                                                                                                                                                                                                                                                                                                                                                 |
| 1   | Read protect (RP)<br>option bit may be<br>bypassed.                                                                            | The RP option bit does not prevent Flash access when bypassing the Flash controller. For more information, refer to <i>Third Party Flash Programming Support for Z8 Encore!</i> <sup>®</sup> <i>MCU Application Note (AN0117)</i> . User code cannot be read through the on-chip debugger when read protect is enabled. User code can only be read out when bypassing the Flash controller. |
|     |                                                                                                                                | Workaround                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                                                                                                | None                                                                                                                                                                                                                                                                                                                                                                                        |
| 2   | START, STOP and<br>NAK bits in the I <sup>2</sup> C<br>control register can<br>be cleared by soft-                             | The START, STOP, and NAK bits in the $I^2C$ control register can be cleared by software writing a 0 to these bits. The Product Specification states that they cannot be cleared by writing a 0.                                                                                                                                                                                             |
|     | ware writing a 0 to these bits.                                                                                                | Workaround<br>None                                                                                                                                                                                                                                                                                                                                                                          |
| 3   | Device may not com-<br>plete Stop Mode<br>Recovery initiated by<br>a general-purpose<br>input/output (GPIO)<br>pin transition. | When Stop Mode Recovery is initiated by a GPIO pin transition, multiple pin transitions within 200 $\mu s$ (approximate) of each other may cause the device to only partially wake up from STOP mode. Therefore, the device idles in a state between STOP mode and normal operation. The crystal oscillator is oscillating, but code does not execute.                                      |
|     |                                                                                                                                | When stuck in this idle state, assertion of the external $\overline{RESET}$ pin does not initiate a system reset.                                                                                                                                                                                                                                                                           |
|     |                                                                                                                                | Workaround                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                                                                                                | The workarounds are listed below:                                                                                                                                                                                                                                                                                                                                                           |
|     |                                                                                                                                | - Add external filtering to the Stop Mode Recovery pin input signal to prevent multiple transitions in less than 200 $\mu s.$                                                                                                                                                                                                                                                               |
|     |                                                                                                                                | • Enable the Watchdog Timer (WDT) in STOP mode to allow a WDT to complete the Stop Mode Recovery in the event the device does not successfully complete the Stop Mode Recovery initiated by the GPIO pin transition.                                                                                                                                                                        |

### Table 1. Z8 Encore! XP F64XX Series Errata Date Code 0344 to 0519

# Z8 Encore! XP<sup>®</sup> F64XX Series with Date Codes Prior to 0344

The errata listed in Table 2 are found in the production Z8 Encore! XP<sup>®</sup> F64XX Series devices with date codes prior to 0344, where the date code is YYWW (year and week of assembly). When reviewing the following errata, it is recommended that you also download the most recent version of the Product Specification.

| SI<br>No. | Summary                                                                                                             | Description                                                                                                                                                                                                                                                                                                                                      |
|-----------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1         | When the CPU exits<br>from HALT mode, it<br>fails to reset the<br>master Interrupt<br>Request Enable<br>(IRQE) bit. | When the CPU exits from HALT mode, it fails to reset the master Interrupt Request Enable (IRQE) bit (bit 7 of the Interrupt Control Register).                                                                                                                                                                                                   |
|           |                                                                                                                     | WDT interrupts cause the program counter (PC) and Flags to be pushed twice<br>on the stack. The first push is the PC and Flags from where the interrupt<br>occurred. The second push is the starting address and Flags of the Interrupt<br>service routine (ISR).                                                                                |
|           |                                                                                                                     | This problem also affects exits from HALT mode caused by other interrupt sources if more than one interrupt is pending. If only a single interrupt is pending then, the routine is executed normally except that interrupts are not disabled                                                                                                     |
|           |                                                                                                                     | <b>Workaround</b><br>To mimic standard interrupt operation, the ISR should execute a disable inter-<br>rupts (DI) instruction to reset the master Interrupt Request enable (IRQE) bit to<br>0.                                                                                                                                                   |
|           |                                                                                                                     | Further, on WDT interrupts before exiting, the ISR should add three to the stack pointer (SP). On normal interrupts, the ISR should check the program counter on the stack. If the PC on the stack contains the starting address of the ISR, then the ISR should add three to the stack pointer. This problem only affects exits from HALT mode. |
| 2         | System reset<br>latency may exceed<br>specification limits.                                                         | When exiting STOP mode and after a Power-On Reset (POR)/Voltage Brown-<br>out (VBO) reset, the system reset Latency is 514 WDT cycles plus 16 system<br>clock cycles rather than the 66 WDT cycles plus 16 system clock cycles as<br>specified.                                                                                                  |
|           |                                                                                                                     | <b>Workaround</b><br>None. This error is unlikely to affect system operation.                                                                                                                                                                                                                                                                    |
| 3         | UART NEWFRM sta-<br>tus bit does not func-<br>tion.                                                                 | The NEWFRM status bit (bit 2 of the UART Status 1 register) does not indicate the start of a new frame.                                                                                                                                                                                                                                          |
|           |                                                                                                                     | Workaround                                                                                                                                                                                                                                                                                                                                       |
|           |                                                                                                                     | None                                                                                                                                                                                                                                                                                                                                             |

| SI<br>No. | Summary                                                                                              | Description                                                                                                                                                                                                                                                                                                                                     |
|-----------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4         | UART address com-<br>pare function does<br>not work.                                                 | Setting bit 7 (MPMD [1]) of the UART control 1 register to 1 does not produce the desired effect of enabling the UART address compare and associated interrupt functionality.                                                                                                                                                                   |
|           |                                                                                                      | Workaround<br>Leave MPMD [1] in its reset state of 0.                                                                                                                                                                                                                                                                                           |
| 5         | UART baud rate<br>generator cannot be<br>used as simple<br>timer.                                    | Setting BRGCTL (bit 2 of the UART Control 1 register) to 1 when the UART receiver is disabled does not enable UART baud rate generator interrupt. Thus, the UART baud rate generator cannot be used as a simple timer.                                                                                                                          |
|           |                                                                                                      | <b>Workaround</b><br>Use one of the four standard timers or the baud rate generators in the SPI or $I^2C$ blocks to perform the desired timing operations.                                                                                                                                                                                      |
| 6         | Unlocking the Flash<br>controller allows pro-<br>gram and erase<br>operations on all<br>Flash pages. | During the Flash controller unlock sequence, the specification indicates that a second write to the Flash Page Select register is required (step 5 of the sequence) to unlock the Flash controller for the selected Flash page. The Flash controller unlocks for all Flash pages once the step 1 to step 4 of the unlock sequence are complete. |
|           |                                                                                                      | Workaround<br>None                                                                                                                                                                                                                                                                                                                              |
| 7         | Setting bits in the<br>Flash sector protect<br>register to 1 does                                    | Writing bits in the Flash sector protect register to 1 fails to prevent program<br>and erase operations on the selected Flash memory sector.                                                                                                                                                                                                    |
|           | not lock sectors.                                                                                    | Workaround<br>None                                                                                                                                                                                                                                                                                                                              |
| 8         | Watchdog Timer<br>cannot be disabled<br>in STOP mode.                                                | The Watchdog Timer and its associated internal RC oscillator cannot be dis-<br>abled in STOP mode.                                                                                                                                                                                                                                              |
|           |                                                                                                      | Workaround<br>None                                                                                                                                                                                                                                                                                                                              |
| 9         | Watchdog Timer<br>oscillator frequency<br>is out of specifica-<br>tion.                              | The typical Watchdog Timer internal oscillator frequency is 50 kHz rather than the currently specified 10 kHz. This frequency can result in WDT time-out values that are less than expected.                                                                                                                                                    |
|           |                                                                                                      | <b>Workaround</b><br>Increase the WDT reload value by a factor of 5 to compensate for the fre-<br>quency error.                                                                                                                                                                                                                                 |
| 10        | Operating currents.                                                                                  | Operating currents in the various mode (NORMAL, HALT, and STOP) may be higher than typical values.                                                                                                                                                                                                                                              |
|           |                                                                                                      | <b>Workaround</b><br>None                                                                                                                                                                                                                                                                                                                       |

| SI  |                                 |                                                                                                                                                                                             |
|-----|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No. | Summary                         | Description                                                                                                                                                                                 |
| 11  | RESET pin is not fil-<br>tered. | The RESET pin does not properly filter the input signal. The device may enter Reset when the RESET pin is asserted for less than the specified four system clock cycles (from NORMAL mode). |
|     |                                 | Workaround                                                                                                                                                                                  |
|     |                                 | Add external filtering to the printed-circuit board.                                                                                                                                        |
| 12  | Timers cannot be cascaded.      | Setting the CSC bit (bit 4) of the Timer Control 0 Registers does not cascade the timers as indicated in the specification.                                                                 |
|     |                                 | Workaround                                                                                                                                                                                  |
|     |                                 | Timers can be cascaded using the Timer-Out and Timer-In functions through the general-purpose I/O pins.                                                                                     |
| 13  | ADC generates extra interrupts. | The ADC continues to generate interrupts in CONTINUOUS mode after the first interrupt before the results of the next conversion is complete.                                                |
|     |                                 | Workaround                                                                                                                                                                                  |
|     |                                 | Do not use CONTINUOUS mode. Use SINGLE-SHOT mode instead.                                                                                                                                   |





ning: DO NOT USE IN LIFE SUPPORT

### LIFE SUPPORT POLICY

ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION.

### As used herein

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

### **Document Disclaimer**

©2008 by Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering.

Z8, Z8 Encore!, and Z8 Encore! XP are registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners.